TWiki
>
VerilogAMS Web
>
About
(2011-01-26,
DavidMiller
)
(raw view)
E
dit
A
ttach
---+ Accellera Verilog Analog Mixed-Signal Group <p align="left">The Verilog-AMS Technical Subcommittee has been created under the auspices of <a target="_blank" href="http://www.accellera.org/">Accellera</a> with the charter to develop, update and promote analog and mixed signal extensions to the Verilog (IEEE-1364) language. This activity has resulted in the Accellera approval of the <a target="_blank" href="http://www.eda-stds.org/verilog-ams/htmlpages/public-docs/lrm/2.3.1/VAMS-LRM-2-3-1.pdf">Verilog-AMS LRM, version 2.3.1</a>, in June 2009. This version supersedes the OVI Verilog-A LRM (from June 1996) and previous versions of the Verilog-AMS LRM.</p> The next goal of the committee will be alignment of Verilog-AMS with the SystemVerilog work of IEEE 1800, or inclusion of AMS capabilities in a new "SystemVerilog-AMS" standard. In addition, a subcommittee is working on clearing up ambiguities in the mixed-signal areas of the LRM. Anyone may join the committee or its e-mail reflector; details can be found [[Meetings][here]]. Verilog-AMS benefits users by allowing them to describe and simulate analog and mixed signal designs using a top-level design methodology as well as the traditional bottom up approaches. The Verilog-AMS standard supports analog and mixed signal designs at three levels: transistor/gate, transistor/gate-rtl/behavioral, and mixed transistor/gate-rtl/behavioral circuit levels. Moreover, Verilog-AMS provides powerful structural and behavioral modeling capabilities for systems in which the effects of, and interactions among, different disciplines like electrical, mechanical and thermal are important. The goal of this work group is to make sure that analog, mixed signal and system designers can find relevant information on the Verilog-AMS, from activities to technical data on how to better use these extensions. <img width="365" alt="" src="http://www.eda-stds.org/verilog-ams/images/venn.gif" height="262" /> -- Main.DavidMiller - 2011-01-25
E
dit
|
A
ttach
|
P
rint version
|
H
istory
: r2
<
r1
|
B
acklinks
|
V
iew topic
|
Ra
w
edit
|
M
ore topic actions
Topic revision: r2 - 2011-01-26 - 22:27:11 -
DavidMiller
VerilogAMS
Log In
or
Register
VerilogAMS Web
Create New Topic
Index
Search
Changes
Notifications
Statistics
Preferences
Webs
Main
P1076
Ballots
LCS2016_080
P10761
P1647
P16661
P1685
P1734
P1735
P1778
P1800
P1801
Sandbox
TWiki
VIP
VerilogAMS
Copyright © 2008-2026 by the contributing authors. All material on this collaboration platform is the property of the contributing authors.
Ideas, requests, problems regarding TWiki?
Send feedback