#### **VASG Kicks-Off VHDL 200x**

# Stephen Bailey Chair



> Your Design Partner

**SYNOPSYS**°

# **Agenda**

- Welcome
- SA Boilerplate
- Review of Tuesdays Public Meeting
- Review results of WG meeting 27 Feb
  - The Process
  - Organization
  - Draft priorities
  - Schedule & Next meeting(s)

#### Welcome!

- I'm pleased by the interest in the future of VHDL!
- After a few false starts

I am glad to report that I am actually being pushed by others to get this work moving and on track!



3

#### Instructions for the WG Chair (Not necessary to be shown)

- At Each Meeting, the Working Group Chair shall:
- Show slides #1 and #2 of this presentation
- Advise the WG membership that:
  - The IEEE's Patent Policy is consistent with the ANSI patent policy and is described in Clause 6 of the IEEE SA Standards Board Bylaws;
  - Early disclosure of patents which may be essential for the use of standards under development is encouraged;
  - Disclosures made of such patents may not be exhaustive of all patents that may be essential for the use of standards under development, and that neither the IEEE, the WG nor the WG Chairman ensure the accuracy or completeness of any disclosure or whether any disclosure is of a patent that in fact may be essential for the use of standards under development.
- Instruct the WG Secretary to record in the minutes of the relevant WG meeting:
  - that the foregoing advice was provided and the two slides were shown;
  - that an opportunity was provided for WG members to identify or disclose patents that the WG member believes may be essential for the use of that standard;
  - any responses that were given, specifically the patents and patent applications that were identified (if any) and by whom.

#### IEEE-SA Standards Board Bylaws on Patents in Standards Slide #1

#### 6. Patents

IEEE standards may include the known use of patent(s), including patent applications, provided the IEEE receives assurance from the patent holder or applicant with respect to patents essential for compliance with both mandatory and optional portions of the standard. This assurance shall be provided without coercion and prior to approval of the standard (or reaffirmation when a patent becomes known after initial approval of the standard). This assurance shall be a letter that is in the form of either

- a) A general disclaimer to the effect that the patentee will not enforce any of its present or future patent(s) whose use would be required to implement the proposed IEEE standard against any person or entity using the patent(s) to comply with the standard or
- b) A statement that a license will be made available without compensation or under reasonable rates, with reasonable terms and conditions that are demonstrably free of any unfair discrimination

This assurance shall apply, at a minimum, from the date of the standard's approval to the date of the standard's withdrawal and is irrevocable during that period.

Approved by IEEE-SA Standards Board – December 2002

5

#### Inappropriate Topics for IEEE WG Meetings Slide #2

- Don't discuss licensing terms or conditions
- Don't discuss product pricing, territorial restrictions or market share
- Don't discuss ongoing litigation or threatened litigation
- Don't be silent if inappropriate topics are discussed... do formally object.

If you have questions, contact the IEEE Patent Committee Administrator at patcom@ieee.org

# **Review of Public Meeting**

- On 25 Feb, we held a public meeting at DVCon
- Purpose: Publicize our work to update VHDL
- Well attended -- ~20 people
- Good reception
- Concerns about tool support
  - All depends on user demand
  - If we do the right things
  - Users will demand it

7

# **Review of Public Meeting**

- Recommended
  - We do 1st cut prioritization today
  - Review that prioritization next week at DATE
  - Adjust priorities, if needed
  - Publish priorities more broadly

# **Summary of WG Meeting**

- Very well attended -- 30 people
- Smoothly run -- all united behind common goal
- All agreed that we should do Fast-track
- All agreed with proposed organization
  - Suggestion for an async design functional team was put forth
  - John Willis will identify requests and submit to WG

9

# **WG Meeting Summary (Cont)**

- We have leaders identified for all teams
- Initial assignment of requests is good
- Will provide language guidelines to all team members (to maintain "spirit" of VHDL)
- Have created email aliases for all teams
- To participate in VHDL 200x effort
  - vhdl-200x@eda.org (majordomo administered)
  - Or subscribe to specific teams (also via majordomo)
  - http://www.eda.org/vasg (coming soon)

#### The Process

- Standards are not a process where you get everything you want.
  - Standards are a consensus process where everyone gets something they can live with.
- Issues and disagreements will be resolved by consensus.
  - Chair is a moderator, not a dictator
  - Additional process rules will be formulated on an as needed basis.
- Participants are expected to be reasonable professionals during this process

11

#### **The Process**

- Collect requests
- Reasonableness check & assignment
- Analyze request & prioritize
- Propose language change
- Review change
- Integrate change
- Update LRM
- Ballot & Publish
- Repeat (as needed)

#### The Process

- Validation
  - Software Prototype (preferred)
    - EDA vendor(s) prototyped the change
    - · At least one end user has tested the change
  - Paper Prototype
    - Technical work completed
    - User provided tests & examples
  - WG approves all validated changes

13

#### **Accellera & IEEE**

- IEEE owns the copyright to VHDL
  - Therefore, official standardization via IEEE standards balloting process
- Accellera
  - Facilitates: Resources, coordination and publicity
  - Can facilitate announcing and making available intermediate drafts and milestones of the WG

# **Fast-Tracking**

- Requirements:
  - Relatively non-controversial requests
  - Minimized impact to LRM
  - Helpful if work supports 1164, 1076.x, etc.
- WG agreed that a fast-track effort should be undertaken
- Besides the items listed later in this presentation, can still nominate requests for fast-track consideration

15

#### **Teamwork**

- Must divide the work to make timely progress
- WG has approved the following functional team breakouts
- WG will set some top level priorities
  - But teams can determine priorities below WG-level priorities

#### For each team

- Enumerate initial assignment of requests
- As there are some overlaps in assignments
  - Require both (all) teams to agree to proposed (re)solution
- Team members and team leader

17

#### **Proposed Teams**

- Steering Committee (S Bailey)
- Fast-Track (J Lewis or J Willis)
- Simulation performance (J Ries)
- Assertions (R Anderson)
- Testbench/verification (J Bhasker)
- Environment (D Soderberg)
- Modeling and productivity (J Lewis)
- Data types and abstraction (P Menchini)
- Miscellaneous (J Willis and P Ashenden)

# **Steering Committee**

- Scope/responsibility
  - Delegate requests
  - Coordinate / integrate technical work
- Chaired by VASG Chair
- Membership:
  - All team leaders (including ISAC chair)
  - Others if nominated by Chair and approved by SC
    - Dennis Brophy: Accellera Liaison

19

#### **Fast-Track**

- Scope / responsibilities
  - Support related standards (1164, 1076.x)
  - Quick resolution of key requests
- vhdl-200x-ft@eda.org
- Chair
  - John Willis & Jim Lewis (co-chairs)
  - jwillis@ftlsys.com
  - jim@synthworks.com

# Fast-Track (2)

- Initial assignment:
  - vector/scalar logical operations
  - unary reduction operations
  - Possibly to\_string or similar IO formatting
    - Important that anything done here be a precursor to full satisfaction of improving TextIO request
  - Standard Signal Spy / XMR capability
  - Implicit/explicit operator visibility

21

#### **Simulation Performance**

- Scope / responsibilities
  - Language changes that facilitate enhanced tool performance
  - Primarily, but not only, simulation
- vhdl-200x-prf
- Chair
  - John Ries, johnr@model.com

# **Simulation Performance (2)**

- Non-blocking assignment / light-weight signals (0-delay)
- Remove delta cycles
- · Identify processes as combinatorial
- posedge / negedge; expressions in sensitivity lists
- 2 & 4 state semantics
- · Elimination of guarded blocks and signals
- User control of signal atomicity
- Eliminate everything marked for deprecation in 2002
- Eliminate inc port binding, groups, pulse-reject limit
- · Optional ignore / use of size of real numbers

23

#### **Assertions**

- Scope / responsibilities
  - Define support for temporal expressions and assertion-based verification in VHDL
  - Exploit work of others
  - Consider formal, synthesis and coverage implications
- vhdl-200x-asr
- Chair
  - Rob Anderson, rob@reawebtech.com

# **Assertions (2)**

- Temporal expressions
- Allow reading of output ports
- orif, orels, errels for expressing mutual exclusivity to specify (one-hot?) assertion
- Apply Accellera assertions to VHDL
- Assertion severity mapped to breakpoint
- Relationship of assertions to coverage and TB reactivity

25

#### **Testbench / Verification**

- Scope / responsibilities
  - Language enhancements that ease the job of the verification engineer
  - Modeling DUV environment and I/O
  - Consider coverage and assertions implications
- vhdl-200x-tbv
- Chair
  - J Bhasker, jbhasker@esilicon.com

# **Testbench / Verification (2)**

- Improved formatted Text IO (yes overlap with Fast-track)
- assigned image values for identifier-based enumerated type values
- fork/join/pipeline; dynamic process creation/destruction (overlap with modeling & productivity)
- Sync and handshaking
- · Request action / wait for action
- Expected value detectors
- Access to coverage data (VhPI) for reactive TB
- XMR (hierarchical signal reference)
- Sparse arrays (overlap type system)

27

# **Testbench / Verification (3)**

- Associative arrays (overlap with type system)
- Queues/FIFOs (possible overlap with type system)
- Object-orientation (overlap with type system)
- Random value generation w/ optional & dynamic weighting
- Random object initialization
- Random 2 state value resolution in place of X generation
- Random choice selection w/ optional & dynamic weighting
- Loading & dumping memories

#### **Environment**

- Scope / responsibilities
  - Simulation control environment
  - Standard interfaces to other languages
  - Additional support packages
- vhdl-200x-env
- Chair
  - Dennis Soderberg, dennis@ftlsys.com

29

# **Environment (2)**

- Read & simulate Verilog gate netlists
- Verilog and C Foreign interfaces
- · Direct C and Verilog calls
- Simulation control subprograms (like \$stop, etc. in Verilog)
- Assertion severity mapped to breakpoint (overlap with assertions)
- Extended HW functions like DW (mux, decoders, adders)
- Tool-specific constants
- Macros
- Conditional compilation

# **Environment (3)**

- VCD for VHDL
- Multiple hierarchy roots
- Library mappings standardize the specification
- TEE functionality to STD.OUTPUT
- Forcing values/strong values

31

# **Modeling & Productivity**

- Scope / responsibilities
  - Improve designer productivity through
    - Enhanced conciseness
    - · Capture intent accurately
    - Simplifying common occurrences of code
  - Enhance VHDL to allow (easy) modeling of functionality current difficult or impossible
- vhdl-200x-mp
- Chair
  - Jim Lewis, jim@synthworks.com

# **Modeling & Productivity (2)**

- · Allow concurrent sig asmt in sequential code
- Array aggregates on LHS (alternative to concat on LHS
- Value folding of std\_ulogic (2 state/4 state)
- Case statement expressions (choices)
- More locally static exprs (concatenation, index and slicing of static objects/values)
- Make transport the default delay mode
- · rising/falling edge for bit
- Bit\_vector has unsigned interpretation
- Bidirectional connections (simple switch, jumper)
- Remove white space requirement in physical literals

33

# **Modeling & Productivity (3)**

- Easier configs (global binding)
- Allow ";" to terminate as well as separate interface lists
- Regularized & minimized bracketing (end)
- Subp bodies in package declarations
- else/elsif clause in if-generate
- · case generate
- endif (like elsif)
- orif, orels, etc for mutual exclusive FSM
- Comparisons (logic ops) that return std\_ulogic
- Attribute declarations in code space (not just decl part)
- Expressions mapped to ports with events

# **Modeling & Productivity (4)**

- Longest static prefix issue with loops
- Don't cares in case statements and compares
- Short alias name for std\_logic\_vector
- Boolean equivalence (short-hand for equivalencing typed expressions, eg. if sl then) (overlap with type system)
- Integrate 1164, 1076.2, 1076.3 into 1076
- Eliminate passive statement restriction on entities
- Ability to apply register kind semantics to std\_logic (retain last resolved value when all drivers off)
- Implicit generic/port map in component instance

35

# **Modeling & Productivity (5)**

- Dynamic process create/destroy to model reconfig HW (overlap with TB/verification)
- Standardize Modelsim behavior

# **Data Types & Abstraction**

- Scope / responsibilities
  - Enhancements centered on the type system (variant records/unions, OO)
  - Higher abstraction level constructs (interfaces)
- vhdl-200x-dta
- Chair
  - Paul Menchini, mench@mench.com

37

# **Data Types & Abstraction (2)**

- Constraining size of hex, octal and decimal values/objs
- Greater than 32-bit range for integers (infinite range)
- · Record templates with unconstrained fields
- Variant records / unions with bit-level mapping
- Bit operations (recognized bit representation of all types/values)
- Eliminate type conversions whenever possible
- Fixed point types (user-defined precision, etc)
- User-defined floating point mantissa/exponent
- Garbage collection of access types
- Sparse & associative arrays (overlap Verification/TB)

# **Data Types & Abstraction (3)**

- Ragged arrays (like record templates, access type imp)
- User-defined default initial value for (sub)types (overlap with TB/verification if allow (weighted) random initial values)
- User-defined positional values of enum literals
- Interface construct supporting multiple abstraction levels
- Object-orientation (overlap Verification / TB)
- User control over signal atomicity (overlap Performance)
- Named events (data-less signals) (logical and relational ops on events)

39

#### **Initial Priorities**

- The WG took a quick poll of the priorities
  - Only those present at the meeting have provided inputs so far
  - The entire WG will be provided the opportunity to provide their inputs after DATE
- Some clear-cut priorities have been identified as a result
- What does this audience think of these priorities?

# **Initial Priorities -- Top 4**

- TextIO enhancements/improvements
- Direct C/C++, Verilog calls / interface
- Performance
- XMR (Signal Spy)
- These received at least 7 or more priority votes

41

#### **Initial Priorities -- Next 5**

- Assertions
- Allow reading of OUT ports
- Case statement expressions (choices) -- static
- Object-oriented capabilities (inheritance, etc)
- Locally/globally static expression clean-up and enhancements
- 4 or higher priority votes

# **Initial Priorities -- (3 or more votes)**

- VCD for VHDL
- Read & sim a Verilog netlist
- Conditional analysis & macros
- Eliminate guarded blocks & signals
- Testbench & Verification
- Load/dump memories
- User control over 'image values
- Modeling & User productivity

43

# **Observations on Priority Polling**

- Due to fragmentation of votes, the following areas are "under-represented"
  - Priority of Modeling / User productivity
  - Testbench & Verification
- Different people have different priorities
- But all want improvements
- There should be sufficient resources to address more than the top priorities in all areas

# **Summary of Priorities**

- Too few inputs so far (only a draft, currently)
- We will get more inputs (including today)
- Participation levels in the WG will impact how much we can get done
  - If you wish to ensure your "hot item(s)" are addressed
  - Participate in the appropriate team(s)
  - Influence team priorities and work

45

#### **Schedule**

- DATE
  - Informational meeting (like DVcon mtg)
- DAC
  - Each team has:
    - · Technical direction on all WG top priority items
    - · Identification of additional team priorities
    - Schedule to achieve draft 1
      - Must include WG top priority items
  - DAC+1 Fast-track has:
    - Technical proposal submitted for WG review and approval

#### **Schedule**

- DAC+2 month
  - WG determination of fast-track update
- Dec 03
  - Draft 1 submission to VASG for review
    - May or may not be submitted for IEEE balloting
    - Trade-off: Ballot early vs. include more capabilities with a later ballot
  - Anything fast-tracked is done (ballot finishing)

47

#### **Schedule**

- DAC 04
  - Draft 2 submission to WG for review/approval
  - Assumed this draft will be balloted
    - WG to make final IEEE balloting determination
  - WG assessment of remaining work
    - Development of continued work plan
    - Requests and schedule
- End '04
  - Complete ballot of draft 2

#### **Schedule**

- Steering Committee
  - WG Chair, ISAC Chair, team leaders
  - Review progress fortnightly or monthly
- Teams
  - Must meet no less frequently than fortnightly to ensure progress
  - Assume virtual meetings (telecon/web)
    - Up to team to decide most effective way to meet

49

# **Next Meetings**

- DATE
  - Summary of this meeting
  - Combined with DVCon public info
- SC
  - 14 or 18 March via telecon
    - · Ensure all teams have started
    - · Check on infra/support needs
  - 8 Apr via telecon
    - · Review initial priority lists
    - Fast-track: Go/no-go; dependencies

# **Next Meetings**

- Next face-to-face?
  - DAC '03?
    - If at DAC, must be day after DAC finishes
  - Other?
  - TBD

51

#### **Team Email Lists**

- Fast-track: vhdl-200x-ft
- Performance: vhdl-200x-prf
- Assertions: vhdl-200x-asr
- TB/Verification: vhdl-200x-tbv
- Environment: vhdl-200x-env
- Modeling & Productivity: vhdl-200x-mp
- Data Types & Abstraction: vhdl-200x-dta
- Miscellaneous: (ISAC isac@eda.org)